Processor Energy Estimation Method using Cycle-approximate Simulator

Woo-Hong Byun, Kyungsu Kang, Jungsoo Kim and Chong-Min Kyung
Department of EECS
Korea Advanced Institute of Science and Technology
Daejeon, 305-701, Korea

Abstract—In existing methods for processor energy estimation, the information on the internal state of processor architecture, i.e., (de)activation of specific modules such as pipeline stages and the cache, is available via a cycle-accurate simulator. Despite good accuracy, above methods are too slow due to the complexity of cycle-accurate simulation. This paper describes a new technique for estimating the energy consumption of processors by predicting the internal information of processor architecture through a cycle-approximate simulator. We have evaluated our approach in comparison with an existing energy estimation method using a cycle-accurate ARM v5 architecture simulator. Experimental results shows that the proposed method achieves 97% accuracy and 28 times speed-up on average.

Index Terms—processor energy estimation, software energy estimation, cycle-approximate simulator

I. INTRODUCTION

Reducing power consumption in battery-operated devices such as PDAs, laptop computers, mobile phones and UMPCs is a very critical issue. In order to optimize software in the aspect of energy consumption, the energy model of target hardware is essential. Various attempts to estimate the energy consumption using a cycle-accurate simulator in system level including cache were proposed in [1] [2] [3] [4] [5], where the energy consumption is estimated by using the profiling information provided by a cycle-accurate simulator. The cycle-accurate simulator provides information such as pipeline stages of processor, read/write miss of cache at each cycle when the application is executed. Such information is directly related to the power state of the processor and the cache. However, such low-level energy estimation as cycle-accurate simulation is difficult to be employed in the process of the software development due to its low speed. As the complexity of software gradually increases, the estimation of energy consumption at a high level becomes more important in order to raise the estimation speed.

Previous attempts to estimate energy consumption using fast cycle-accurate HDL simulators was not quite successful [6]. In an attempt to estimate the energy consumption at system level using an instruction level power analysis method [7], one calculates the total energy consumption in a processor as the sum of base energy and inter-instruction energy of instructions executed in the processor. This method quickly estimates the energy consumption of the processor using functional ISS (Instruction Set Simulator). However, this model does not consider energy consumption of the cache.

On the other hand, C-code static analysis method were introduced [8] [9] which estimate the energy consumption without functional simulation. After dividing the C-code into many constructs, each construct is compiled many times. Based on this result, the number and the type of related instructions are inferred when a certain construct is executed. Then the energy consumption is calculated using this inference. However the estimation accuracy of these methods is very low because the probability of branch operations being taken is assumed to be constant and the pipeline stall is not considered.

In this paper, we propose an energy estimation method via a cycle-approximate simulator. To our best knowledge, it is the first approach to speed-up the energy estimation by predicting the internal information of processor through a cycle-approximate simulator. We demonstrated in our experimental results that the proposed estimation method yields 97% accuracy and 28 times speed-up on average, in comparison with an existing energy estimation method, using the cycle-accurate simulator. This results show that our proposed method is more accurate than C-code analysis method while much faster than the cycle-accurate simulator.

This paper is organized as follows. Section II gives the knowledge of our energy model for ARM1176JZF-S [10], the target processor. Section III explains the prediction method of internal information, which is needed for the energy estimation, through the cycle-approximate simulator. Experimental results are presented in Section IV.

II. ENERGY MODEL USING CYCLE-APPROXIMATE SIMULATOR

A. Core

The core of ARM1176JZF-S has three pipes classified as ALU, MAC, and LS (Load/Store) pipes as shown in Fig. 1. The ALU pipe executes most of the ALU operations, while the MAC pipe executes all the enhanced multiply and multiply-accumulate (MAC) instructions. The LS pipe executes all load and store instructions.

The energy model of the core is based on instruction-level energy characterization and presented as follows.

\[ E_{\text{core}} = \sum_{i=1}^{M} n_i \cdot E_i + n_{\text{inst}} \cdot E_{\text{inst}} + C_s \cdot E_s \]  \hspace{1cm} (1)

where \( M \) is the number of instruction groups, \( n_i \) is the number of executed instructions in each instruction group,
The ARM1176JZF-S architecture largely divides the instruction group into three, according to their pipeline path where each instruction is executed, because instructions using the same hardware resources take aply of having similar energy consumption and execution clock cycles. The instructions executed in MAC pipe can be deeply classified into four instruction groups according to the size of register for MAC operation. The register size for each MAC group is shown in Table II. Also, the instructions using LS pipeline path are split into load and store groups due to their different execution clock cycles.

In the energy estimation, some energy overhead, which is not directly modeled by the instruction-level energy characterization, can be generated due to the branch-taken operation of the cache and presented as follows.

$$E_{cache} = \sum_{j=1}^{K} n_j \cdot E_j + C_{idle} \cdot E_{idle} \quad (2)$$

where $K$ is the number of energy states in cache, $n_j$ is the number of accesses to each energy stage, $E_j$ is the energy consumption of each energy state, $C_{idle}$ is the number of clock cycles when the cache is not accessed and $E_{idle}$ is the energy consumption of cache when cache is in idle state.

This paper divides the energy states of the cache into six which are instruction cache hit, instruction cache miss, data cache read hit data cache read miss, data cache write hit and data cache write miss. The criterion for this division is the type of operations of the cache and it is reasonable because, in each operation of the cache, it uses different amount of hardware resources respectively. For example, a cache miss results in the cache and the data cache can provide two words per cycle for the caches can be from 4KB to 128KB. Both the instruction cache and the data cache are four-way set associative with a line length of eight words per each cache line and the size of the caches can be from 4KB to 128KB. Both the instruction cache and the data cache can provide two words per cycle for each access. The cache of ARM1176JZF-S is a Harvard architecture as shown in Figure 2. It is four-way set associative with a line length of eight words per each cache line and the size of the caches can be from 4KB to 128KB. Both the instruction cache and the data cache can provide two words per cycle for all requests.

The energy model of cache is based on the energy states of the cache and presented as follows.

$$E_{cache} = \sum_{j=1}^{K} n_j \cdot E_j + C_{idle} \cdot E_{idle} \quad (2)$$

where $K$ is the number of energy states in cache, $n_j$ is the number of accesses to each energy stage, $E_j$ is the energy consumption of each energy state, $C_{idle}$ is the number of clock cycles when the cache is not accessed and $E_{idle}$ is the energy consumption of cache when cache is in idle state.

This paper divides the energy states of the cache into six which are instruction cache hit, instruction cache miss, data cache read hit data cache read miss, data cache write hit and data cache write miss. The criterion for this division is the type of operations of the cache and it is reasonable because, in each operation of the cache, it uses different amount of hardware resources respectively. For example, a cache miss results in the cache reading and writing or the pipeline stall. When the processor executes branch-taken instructions, instructions prefetched in the pipeline are flushed and that leads to some energy consumption overhead. Therefore, the energy consumption due to the branch-taken operation and the pipeline stall are included in our energy model for accurate estimation.

**B. Cache**

The cache of ARM1176JZF-S is a Harvard architecture as shown in Figure 2. It is four-way set associative with a line length of eight words per each cache line and the size of the caches can be from 4KB to 128KB. Both the instruction cache and the data cache can provide two words per cycle for all requests.

The energy model of cache is based on the energy states of the cache and presented as follows.

$$E_{cache} = \sum_{j=1}^{K} n_j \cdot E_j + C_{idle} \cdot E_{idle} \quad (2)$$

where $K$ is the number of energy states in cache, $n_j$ is the number of accesses to each energy stage, $E_j$ is the energy consumption of each energy state, $C_{idle}$ is the number of clock cycles when the cache is not accessed and $E_{idle}$ is the energy consumption of cache when cache is in idle state.

This paper divides the energy states of the cache into six which are instruction cache hit, instruction cache miss, data cache read hit data cache read miss, data cache write hit and data cache write miss. The criterion for this division is the type of operations of the cache and it is reasonable because, in each operation of the cache, it uses different amount of hardware resources respectively. For example, a cache miss results in the cache reading and writing.
requests required to do the line fill being made to the level two interface and it consumes more energy than a cache hit. For the cache which is not accessed during the cycle, their static energy values are added to cache energy model by $E_{idle}$.

III. PARAMETER ESTIMATION METHOD

In this section, we explain the prediction method of parameters such as the number of cache hit/miss, which are needed to estimate energy consumption of a processor but are not available in the cycle-approximate simulator.

A. Pipeline stall

The pipeline stall occurs due to the reasons such as data dependency and cache miss. This can be calculated simply by subtracting ideal clock cycle counts of each instruction executed in the processor from the total execution clock cycle counts of the processor. The pipeline stall is presented as follows.

$$C_n = C_{total} - (\sum_{i=1}^{M} n_i \cdot C_i + n_{ldm} \cdot C_{ldm})$$  \hspace{1cm} (3)

where $C_{total}$ is the number of total execution clock cycles, $C_i$ is the average clock cycles of instructions in each instruction group, $C_{ldm}$ is the average clock cycle overhead of branch-taken instructions.

As shown in equation 3, the estimated number of pipeline stalls does not include pipeline stalls due to branch-taken operations because the energy consumption of pipeline stall due to branch-taken instructions is already modeled in equation 1 as energy consumption overhead $E_{idle}$.

For characterizing $C_i$, the ideal number of clock cycles of each instruction is extracted by using ARM1176JZF-S Technical Reference Manual [10]. $C_{ldm}$ is characterized by the cycle-accurate simulation and the number of average clock cycles is eight which is the same as the number of pipeline stages.

B. Instruction cache and data cache read/write miss

In Figure 2, most of the memory accesses of the core are not shown in AHB interface because of the excellence of cache (i.e., practical use of data locality in cache). However, the core requests required data from external memory and the request signal is visible in AHB interface when a cache miss occurs. Therefore, the number of cache miss can be calculated by monitoring the AHB interface and which is explained in Figure 3.

C. Instruction cache read hit

As mentioned above, the caches of ARM1176 can provide only two words (i.e., instructions) per a clock cycle for all requests and all instructions executed in the processor are fetched only from the instruction cache. That means the total number of executed instructions is proportional to twice the number of cache accesses and presented as follows.

$$n_{ins} = 2 \cdot (n_{ins, rh} + n_{ins, rm}) - n_{ldm} \cdot _{inst, flush}$$  \hspace{1cm} (4)

where $n_{ins}$ is the number of instructions executed on the processor, $n_{ins, rh}$ is the number of instruction cache read hit, $n_{ins, rm}$ is the number of instruction cache read miss and $n_{inst, flush}$ is the average number of flushed instructions due to branch-taken operations.

When the processor executes a branch-taken instruction, the instructions which have already been fetched before branch instruction being executed in the pipeline are flushed. Therefore, for calculating the total number of executed instructions, we subtract flushed instructions due to branch-taken operations from the number of instructions prefetched from the instruction cache. The number of flushed instructions which is characterized through cycle-accurate simulation is eight, which is the same as the number of pipeline stage. Also, the number of executed instructions can be known through the cycle-approximate simulations and the equation for estimating the read hit of instruction cache read is rewritten as follows.

$$n_{ins, rh} = n_{ins} + n_{ldm} \cdot \frac{n_{ins, flush}}{2} - n_{ins, rm}$$  \hspace{1cm} (5)

D. Data cache read/write hit

The number of data cache read hit can be calculated by subtracting the number of data cache read miss counts from the number of load operations executed in the processor. The ARM1176JZF-S processor has three kinds of load operations which are load, multiple load and swap instructions. The load instruction copies data from memory to a register. The multiple load instruction copies multiple data from memory to registers and the swap instruction copies data from some memory line to another memory line. The formula for calculating the number of data cache read hit is shown as follows.

$$n_{data, rh} = n_{data, rh} + n_{ldm} \cdot \left[\frac{n_{ldm, range} + 1}{2}\right] + n_{swp} - n_{data, rm}$$  \hspace{1cm} (6)

where $n_{data, rh}$ is the number of data cache read hit, $n_{ldm}$ is the number of load instructions executed in the processor, $n_{data, rm}$ is the number of data cache read misses and the $[\text{gauss notation}]$ is the gauss notation.

![Fig. 3. ARM1176JZF-S cache architecture](Image)

- 290 -
A multiple load instruction takes different number of data cache accesses depending on the number of target registers, \( n_{\text{data,\,\text{reg}}} \). We use the gauss notation for calculating the number of data cache accesses due to the multiple load instructions because the caches can provide two words per a clock cycle, as mentioned above.

The number of data cache write hit can also be calculated in a similar way as the method of calculating the number of data cache read hit and the equation is presented as follows.

\[
(n_{\text{data,\,\text{wh}}} = n_{\text{str}} + n_{\text{stm}} \cdot \frac{n_{\text{str,\,\text{reg}}} + 1}{2} + n_{\text{swp}} - n_{\text{data,\,\text{wm}}})
\]

where \( n_{\text{data,\,\text{wh}}} \) is the number of data cache write hit, \( n_{\text{str}} \) is the number of store instructions executed in the processor, \( n_{\text{stm}} \) is the number of multiple store instructions executed in the processor, \( n_{\text{str,\,\text{reg}}} \) is the number of source registers used by each multiple store instruction and \( n_{\text{data,\,\text{wm}}} \) is the number of data cache write misses.

### IV. Experimental Results

To validate the accuracy of our energy estimation method, we compared our energy estimation results to an existing energy estimation method [12] which uses a cycle-accurate simulator (later referred as CaEst). We built our platform using the SoC Designer 7.0 [11] and tested our estimation method with the MiBench [13] and H.264 [14] applications.

Table III shows the result of our estimation method. As a result, the proposed energy estimation method showed 2.43% error on average and 5.12% at most for the applications.

Table IV shows the accuracy of parameter estimation method proposed in Section III. We did not report the result of the instruction cache and data cache read/write miss. Because the miss counts are not extracted by estimating some values but by monitoring AHB bus, we took the miss counts perfectly (i.e., the accuracy of cache miss counts is 100%).

The result of the estimation error comes from the variance of average values such as average clock cycles of instructions in each instruction group, average clock cycle overhead of the branch-taken prediction. In Section III, to estimate data cache read/write hit, we assumed that one cache access is resulted from one load operation. However, in reality, the cache has capability to provide two words in a cycle. That means two load operations can be processed by one cache access if the loaded data are in the same cache line and it is another factor of error for estimating parameters.

Table V shows the speed-up of the proposed estimation method. This result shows that the proposed estimation method is 28.47 times faster than the CaEst on average.

### References


### Table III

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>Proposed (ns)</th>
<th>CaEst (ns)</th>
<th>Error (%)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Susan</td>
<td>1584700.05</td>
<td>1507471.88</td>
<td>5.12</td>
</tr>
<tr>
<td>Qsort</td>
<td>3583554.53</td>
<td>2417081.43</td>
<td>1.86</td>
</tr>
<tr>
<td>FFT</td>
<td>430812.83</td>
<td>423492.11</td>
<td>1.73</td>
</tr>
<tr>
<td>StringSearch</td>
<td>610820.82</td>
<td>610820.82</td>
<td>0.00</td>
</tr>
</tbody>
</table>

### Table IV

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>Proposed (second)</th>
<th>CaEst (second)</th>
<th>Error (%)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Susan</td>
<td>2.34</td>
<td>2.34</td>
<td>0.00</td>
</tr>
<tr>
<td>Qsort</td>
<td>6.34</td>
<td>6.34</td>
<td>0.00</td>
</tr>
<tr>
<td>FFT</td>
<td>2.78</td>
<td>2.78</td>
<td>0.00</td>
</tr>
<tr>
<td>StringSearch</td>
<td>0.59</td>
<td>0.59</td>
<td>0.00</td>
</tr>
</tbody>
</table>

### Table V

<table>
<thead>
<tr>
<th>Benchmark</th>
<th>Proposed speed-up</th>
<th>CaEst (second)</th>
<th>Error (%)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Susan</td>
<td>28.47</td>
<td>28.47</td>
<td>0.00</td>
</tr>
<tr>
<td>Qsort</td>
<td>20.15</td>
<td>20.15</td>
<td>0.00</td>
</tr>
<tr>
<td>FFT</td>
<td>25.66</td>
<td>25.66</td>
<td>0.00</td>
</tr>
<tr>
<td>StringSearch</td>
<td>8296.43</td>
<td>8296.43</td>
<td>0.00</td>
</tr>
</tbody>
</table>